annotate src/device/picirq.c @ 0:53676d1f5817 default tip

firsh commit
author tobaru
date Sun, 04 Feb 2018 17:54:49 +0900
parents
children
Ignore whitespace changes - Everywhere: Within whitespace: At end of lines:
rev   line source
0
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
1 // Support of ARM PrimeCell Vectored Interrrupt Controller (PL190)
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
2 #include "types.h"
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
3 #include "defs.h"
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
4 #include "param.h"
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
5 #include "arm.h"
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
6 #include "memlayout.h"
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
7 #include "mmu.h"
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
8
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
9 // PL190 supports the vectored interrupts and non-vectored interrupts.
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
10 // In this code, we use non-vected interrupts (aka. simple interrupt).
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
11 // The flow to handle simple interrupts is as the following:
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
12 // 1. an interrupt (IRQ) occurs, trap.c branches to our IRQ handler
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
13 // 2. read the VICIRQStatus register, for each source generating
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
14 // the interrrupt:
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
15 // 2.1 locate the correct ISR
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
16 // 2.2 execute the ISR
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
17 // 2.3 clear the interrupt
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
18 // 3 return to trap.c, which will resume interrupted routines
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
19 // Note: must not read VICVectorAddr
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
20
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
21
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
22 // define the register offsets (in the unit of 4 bytes). The base address
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
23 // of the VIC depends on the board
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
24 static volatile uint* vic_base;
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
25
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
26 #define VIC_IRQSTATUS 0 // status of interrupts after masking by ENABLE and SEL
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
27 #define VIC_FIQSTATUS 1 // status of interrupts after masking
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
28 #define VIC_RAWINTR 2 // status of interrupts before masking
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
29 #define VIC_INTSEL 3 // interrupt select (IRQ or FIQ), by default IRQ
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
30 #define VIC_INTENABLE 4 // enable interrupts (1 - enabled, 0 - disabled)
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
31 #define VIC_INTCLEAR 5 // clear bits in ENABLE register (1 - clear it)
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
32 #define VIC_PROTECTIOIN 8 // who can access: user or privileged
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
33
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
34 #define NUM_INTSRC 32 // numbers of interrupt source supported
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
35
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
36 static ISR isrs[NUM_INTSRC];
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
37
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
38 static void default_isr (struct trapframe *tf, int n)
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
39 {
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
40 cprintf ("unhandled interrupt: %d\n", n);
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
41 }
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
42
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
43 // initialize the PL190 VIC
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
44 void pic_init (void * base)
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
45 {
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
46 int i;
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
47
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
48 // set the base for the controller and disable all interrupts
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
49 vic_base = base;
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
50 vic_base[VIC_INTCLEAR] = 0xFFFFFFFF;
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
51
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
52 for (i = 0; i < NUM_INTSRC; i++) {
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
53 isrs[i] = default_isr;
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
54 }
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
55 }
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
56
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
57 // enable an interrupt (with the ISR)
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
58 void pic_enable (int n, ISR isr)
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
59 {
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
60 if ((n<0) || (n >= NUM_INTSRC)) {
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
61 panic ("invalid interrupt source");
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
62 }
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
63
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
64 // write 1 bit enable the interrupt, 0 bit has no effect
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
65 isrs[n] = isr;
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
66 vic_base[VIC_INTENABLE] = (1 << n);
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
67 }
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
68
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
69 // disable an interrupt
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
70 void pic_disable (int n)
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
71 {
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
72 if ((n<0) || (n >= NUM_INTSRC)) {
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
73 panic ("invalid interrupt source");
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
74 }
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
75
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
76 vic_base[VIC_INTCLEAR] = (1 << n);
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
77 isrs[n] = default_isr;
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
78 }
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
79
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
80 // dispatch the interrupt
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
81 void pic_dispatch (struct trapframe *tp)
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
82 {
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
83 uint intstatus;
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
84 int i;
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
85
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
86 intstatus = vic_base[VIC_IRQSTATUS];
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
87
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
88 for (i = 0; i < NUM_INTSRC; i++) {
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
89 if (intstatus & (1<<i)) {
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
90 isrs[i](tp, i);
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
91 }
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
92 }
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
93
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
94 intstatus = vic_base[VIC_IRQSTATUS];
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
95 }
53676d1f5817 firsh commit
tobaru
parents:
diff changeset
96